### **VciBlockDevice**

# 1) Functional Description

This component emulates a disk controller, that can perform data transfers between a file belonging to the host system and a buffer in the memory of the virtual system. The file name is an argument of the constructor, as well as the block size (in bytes), and the simulated access latency (in cycles). As most block devices, this VCI component has a DMA capability, and is both a target and an initiator.

- It is addressed as a target to be configured for a transfer.
- It is acting as an initiator to do the transfer

There is only one block device handled by this component. Both read and write transfers are supported. An IRQ is optionally asserted when transfer is completed.

This hardware component checks for segmentation violation, and can be used as a default target.

It contains 9 memory-mapped, 32 bits registers:

• BLOCK\_DEVICE\_BUFFER (read/write)

Physical address 32 LSB bits of the source (or destination) buffer in SoC memory.

• BLOCK\_DEVICE\_BUFFER\_EXT (read/write)

Physical address 32 MSB bits of the source (or destination) buffer in SoC memory. This register is only used in platform where the physical address width is larger than 32 bits.

• BLOCK\_DEVICE\_COUNT (read/write)

Number of blocks to be transfered.

• BLOCK\_DEVICE\_LBA (read/write)

Logical Base Address (index of the first block in the block device)

• **BLOCK\_DEVICE\_OP** (write only)

Type of operation, writing here initiates the operation. This register goes back to BLOCK\_DEVICE\_NOOP when operation is finished. The following operations codes are defined:

```
BLOCK_DEVICE_NOOP No operation

BLOCK_DEVICE_READ Transfer from block device to memory

BLOCK_DEVICE_WRITE Transfer from memory to block device
```

### • BLOCK\_DEVICE\_STATUS (read only)

State of the transfer. Reading this register while not busy resets its value to IDLE, and acknowledge the IRQ. Value may be one of :

VciBlockDevice 1

```
BLOCK_DEVICE_IDLE
BLOCK_DEVICE_BUSY
BLOCK_DEVICE_READ_SUCCESS
BLOCK_DEVICE_WRITE_SUCCESS
BLOCK_DEVICE_READ_ERROR
BLOCK_DEVICE_WRITE_ERROR
```

• BLOCK\_DEVICE\_IRQ\_ENABLE (read/write)

Boolean enabling the IRQ line

• BLOCK\_DEVICE\_SIZE (read only)

Number of blocks addressable in the block device

• BLOCK\_DEVICE\_BLOCK\_SIZE (read only)

Block size (in bytes)

For extensibility issues, you should access this component using globally-defined offsets. You should include file soclib/block\_device.h from your software, it defines BLOCK\_DEVICE\_COUNT, BLOCK\_DEVICE\_READ, ...

Sample code: Please see reference implementation in source:trunk/soclib/soclib/platform/topcells/caba-vgmn-block\_device-mips32el

(add -I/path/to/soclib/include to your compilation command-line)

## 2) Component definition & usage

source:trunk/soclib/soclib/module/connectivity component/vci block device/caba/metadata/vci block device.sd?

See SoclibCc/VciParameters

```
Uses( 'vci_block_device', **vci_parameters )
```

## 3) CABA Implementation

#### **CABA** sources

- interface:
  - source:trunk/soclib/soclib/module/connectivity component/vci block device/caba/source/include/vci block device.
- implementation :
  - source:trunk/soclib/soclib/module/connectivity component/vci block device/caba/source/src/vci block device.cpp?

### **CABA Constructor parameters**

```
const std::string &filename, // mapped file, may be a host block device
const uint32_t block_size = 512, // block size in bytes
const uint32_t latency = 0); // initial access time (number of cycles)
```

#### **CABA Ports**

p\_resetn : Global system resetp\_clk : Global system clock

p\_vci\_target : The VCI target portp\_vci\_initiator : The VCI initiator port

• **p\_irq** : Interrupt port

## 4) TLM-DT Implementation

### **TLM-DT** sources

• interface :

source:trunk/soclib/soclib/module/connectivity component/vci block device/tlmdt/source/include/vci block device

• implementation :

source:trunk/soclib/soclib/module/connectivity component/vci block device/tlmdt/source/src/vci block device.cpp

### **TLM-DT Constructor parameters**

### **TLM-DT Ports**

p\_vci\_target : The VCI target portp\_vci\_initiator : The VCI initiator port

• p\_irq : Interrupt port