### VciMultiDma

# 1) Functional Description

As the VciDma component, this component moves data from a source memory buffer to a destination memory buffer. It is both a target and an initiator.

- It is addressed as a target to be configured for a transfer.
- It is acting as an initiator to do the transfer.

The VciMultiDma component supports up to 8 simultaneous DMA transfers, corresponding to 8 independant DMA channels. As there is only one VCI initiator port, the general arbitration policy between the active channels is round-robin.

The number of channels (CHANNELS) and the burst length (MAX\_BURST\_LENGTH) are constructor parameters. The burst length parameter must be multiple of 4 bytes.

This component makes the assumption that the VCI RDATA & WDATA fiels have 32 bits. The source buffer base address, the destination buffer base address and the buffer length mus be multiple of 4 bytes. The buffer length is not constrained to be a multiple of the burst length.

Each channel has its own set of memory mapped registers, and for each channel a specific IRQ can be optionally asserted when transfer is completed.

Each channel k has 5 memory-mapped registers:

• DMA\_SRC[k] (Read / Write)

It defines the physical address of the source buffer.

• DMA\_DST[k] (Read / Write)

It defines the physical address of the destination buffer.

• DMA\_LEN[k] (Read / Write)

A write access defines the length of the transfer (in bytes), and starts the transfer. A read access returns the DMA channel status. The relevant values for the status are:

Cnannel Status Value
DMA\_IDLE 2
DMA\_SUCCESS 0
DMA\_READ\_ERROR 1
DMA\_WRITE\_ERROR 3
DMA\_BUSY >3

• DMA RESET[k] (Write-only)

VciMultiDma 1

Writing any value into this pseudo-register makes a clean re-initialisation of the DMA coprocessor: The on-going VCI transaction is completed before the coprocessor returns the IDLE state. This write access must be used by the software ISR to aknowledge the DMA IRQ.

• DMA\_IRQ\_DISABLED[k] (Read / Write)

A non zero value disables the IRQ line. The RESET value is zero: IRQ enable.

In order to support various protection mechanisms, each channel akes 4K bytes in the address space. The segment size is 32 K bytes, and the segment associated to this peripheral must be aligned on a 32K bytes boundary. Only 8 address bits are decoded:

- The five bits ADDRESS[4:0] define the target register.
- The three bits ADDRESS[14:12] define the channel index.

For extensibility issues, you should access the DMA using globally-defined offsets, and you should include file soclib/dma.h in your software, it defines DMA\_SRC, DMA\_DST, DMA\_LEN, DMA\_RESET, DMA\_IRQ\_DISABLED.

This hardware component checks for segmentation violation, and can be used as a default target.

## 2) Component definition & usage

source:trunk/soclib/soclib/module/infrastructure component/dma infrastructure/vci multi dma/caba/metadata/vci multi dm

See SoclibCc/VciParameters

```
Uses( 'vci_multi_dma' )
```

# 3) CABA Implementation

#### **CABA** sources

• interface:

source:trunk/soclib/soclib/module/infrastructure component/dma infrastructure/vci multi dma/caba/source/include/

• implementation :

source:trunk/soclib/soclib/module/infrastructure component/dma infrastructure/vci multi dma/caba/source/src/vci

### **CABA Constructor parameters**

#### **CABA Ports**

p\_resetn : Global system reset
p\_clk : Global system clock
p\_vci\_target : The VCI target port

p\_vci\_initiator : The VCI initiator port
 p\_irq[k] : As many output IRQ ports as the number of channels

# 4) TLM-DT implementation

The TLM-DT implementation is not available yet.

**CABA Ports** 3