- 1. What is SoCLib
- 2. SoCLib Library
  - 1. <u>Code</u>
    - 2. Installation, usage
    - 3. Development
- 3. SoCLib OS & Middleware
- 4. SoCLib Tools
- 5. SoCLib Resources
  - 1. Mailing list
  - 2. Writing and design guides
  - 3. Miscelaneous
- 6. <u>Tutorials</u>
- 7. Posters and publications

## What is SoCLib

- SoCLib is an open platform for virtual prototyping of multi-processors system on chip (MP-SoC).
- The core of the platform is a library of SystemC simulation models for virtual components (IP cores), with a guaranteed path to silicon.
- The project is funded by the french <u>?'Agence Nationale pour la Recherche'</u>.
- It involves 6 industrial companies and 11 laboratories? which are working together to build this platform

You may want to have a look at FeaturesDescription, or [GetAccount get an account]

# SoCLib Library

### Code

• <u>SoCLib Components General Index</u> : contains documentation about the hardware components (IP cores) available in the SoCLib library.

#### Installation, usage

• Installation Notes : how to install the SoCLib platform on your computer

### Development

- Adding new components to the library : the rules to follow to add a new IP core to the library.
- Soclib Cc is the current build system for SoCLib platforms

## SoCLib OS & Middleware

- <u>MutekA</u> : OS kernel for MPSoCs with support for POSIX threads
- MutekH : exo-kernel based OS kernel for MPSoCs with support for POSIX threads
- <u>MutekS</u> : Optimised, static OS for DSX
- $\bullet \underline{MWMR}: Hardware \ / \ Software \ communication \ middle ware$

## **SoCLib Tools**

- <u>DSX</u> : Design Space Exploration tool
- <u>SystemCASS</u> : Fast SystemC simulation kernel
- <u>SoCView</u> : Interactive simulation environment for debug and instrumentation
- <u>GdbServer</u> : A GDB server for multi-processor architectures
- <u>MemoryChecker</u> : A memory access error checker similar to valgrind.
- VCI Validation : A library for the validation of the VCI protocol (CABA and TLM-T versions)
- GAUT : A high-level synthesis tool allowing to generate automatically systemC CABA and TLM-T files.

### **SoCLib Resources**

### Mailing list

The dev@? Mailing list is public and targets general discussion about SoCLib component development.

To join the list, either

- send an email to dev-subscribe@?;
- see http://www.soclib.fr/wws/info/dev.

#### Writing and design guides

- <u>General SoCLib Rules</u> : general rules regarding the SoCLib components.
- <u>CABA Writing Rules</u> : rules to write SystemC CABA simulation models.
- <u>TLM-T Writing Rules</u> : rules to write SystemC TLM-T simulation models.
- <u>Processor Modeling</u> : a general method to write generic processor models.
- Endianness considerations? : Endianness rules in SoCLib

#### **Miscelaneous**

- <u>Critères Pour Plate-Forme TLM-T</u> : criteria defined for writing TLM-T simulation models.
- SoclibCc/DesignGuide is an attempt to justify the choices made in soclib-cc
- Models of documents? to be used by the project partners
- Frequently asked questions: When things goes wrong
- Benchmark: A few shared benchmarks

### **Tutorials**

- <u>?DSX tutorial</u>
- Motion-JPEG and OS tutorial

### **Posters and publications**

• PosterICT-Soclib-V5-HD.pdf