wiki:Component

Version 134 (modified by alain, 10 years ago) (diff)

--

The SoCLib project is a library that contains all needed parts to create a fully working VirtualPrototype.

Most simulation models connect around an on-chip bus. It can be either a NoC or a simpler BUS or a crossbar. SoCLib components are mainly using the VCI on-chip-bus protocol. This makes the components easily interoperable. Moreover, VCI is simple enough to ease integration of new components, without forbidding translation of VCI to other protocols. See On-Chip-Bus/NoC Protocol adapters.

Available models can be split up in categories:

On-Chip-Bus/NoC implementations

Two main types of interconnects are available:

  • Virtual interconnects, implementing a typical behavior but without any existing hardware equivalent. This abstraction from an actual implementation makes simulation faster, without making performance evaluation worse.
    • VciVgmn acts as a typical worm-hole NoC. (M->N communication, switched network)
    • VciVgsb acts as a classical BUS. (1 at-a-time communication, synchronous response)
  • Actual interconnects, which can be implemented in RTL
    • BUSes
      • VciPibus : A VCI compliant PIBUS implementation.
      • VciAvalonBus : A VCI compliant AVALON bus interconnect.
      • WbInterco : A Wishbone compliant bus interconnect.
    • Crossbars:
    • 2D-meshes:
      • VciDspin : A VCI compliant DSPIN micro-network.
      • VirtualDspinNetwork : A VCI compliant DSPIN micro-network with virtual channels.
      • VciAnoc : A VCI compliant ANOC micro-network.
    • Ring-based:
      • VciSimpleRingFast : A VCI compliant ring interconnect.
      • VciLocalRingFast : A VCI compliant ring interconnect. (targeting local interconnection, in a clusterized architecture)

OCB/NoC Protocol adapters

  • VciPCI : A bridge to the PCI bus

OCB/NoC configuration utilities

  • MappingTable : A tool to declare and list all memory segments used in a platform and to define the memory mapping.

Processor + cache

In SoCLib, processor+cache bundles are designed as two distinct entities. This has several advantages:

  • Many CPU cores out there are just the same instruction set with variations on the implementation (pipeline stages, cache, coherency, coprocessors, …)
  • Modeling a cache alone is easier
  • Modeling an ISS alone is easier
  • Instrumentation tools can be factored-out (gdb, profiling, …)

SoCLib provides different caches, with different features. All caches can be used with all ISSes, some features may just be unavailable in certain configurations (e.g. not all CPU support MMU-aware caches).

Cache models:

  • VciXcacheWrapper : A generic, VCI compliant, cache controller for Iss2Api processors
  • VciVcacheWrapper : A generic, VCI compliant, cache controller for Iss2Api processors supporting virtual memory mapping

ISS models using the Iss2API

ISS instrumenting tools:

Memories

  • VciRom? : A multi-segment embedded ROM controller
  • VciHeterogeneousRom? : A multi-segment embedded ROM controller, with differentiated answers depending on initiator
  • VciRam : A multi-segment embedded RAM controller
  • VciSimpleRam : A multi-segment embedded RAM controller with parameterized latency

Memory loading is done through Loader : A binary-file loader (ELF, COFF, plain)

IO Controllers

Character devices:

Block devices (with DMA):

Other:

  • VciEthernet : An ethernet network controller with host tap support.
  • VciFrameBuffer : A frame buffer for YUV or RVB image display.

Internal controllers

  • VciTimer : A memory mapped timer controller
  • VciRtTimer : A memory mapped deadlines based timer controller (similar to intel HPET)
  • VciLocks : A memory mapped locks controller (memory with implicit test-and-set)
  • Mailbox : A mailbox component allows several processors to communicate via an interrupt mechanism
  • VciIcu : A single-channel memory mapped interrupt controller
  • VciMultiIcu : A multi-channels memory mapped interrupt controller
  • VciXicu : A multi-channels (Hardware interrupt + Timer + Software interrupt) controller
  • VciIopic : A programmable Hardware Interrupt to Software Interrupt translator

Dedicated coprocessors, not necessarily connected to On-Chip-Bus

Debugging tools

Simulation controller utilities

  • VciSimHelper : A memory-mapped simulation control tool, can call sc_stop or exit upon specific memory access

VCI debugging

  • VciLogger : A VCI spy, useful for debugging network messages

Simulation MoC wrappers

Some components are just syntactical wrappers in order to mix CABA and TLM-DT simulation models:

Component factored-out code library

These are common parts of modules that have been factored-out to ease current and future components writing. Their usage is not mandatory for newly-written components, but is useful.

  • VciTargetFsm : A generic CABA submodule for handling the VCI fsm part of a target components, so that you can focus on the functionality
  • TtyWrapper : A simulator-side TTY abstraction tool, used by the VciMultiTty component
  • ProcessWrapper : A simulator-side fork/exec abstraction tool, with process' stdin/stdout communication
  • FbController : A simulator-side framebuffer abstraction tool